# Design Approach of Dynamically Reconfigurable Single Flux Quantum Logic Gates

Y. Yamanashi, I. Okawa, N. Yoshikawa Member, IEEE

Abstract— Novel reconfigurable superconductive single flux quantum (SFQ) logic devices, the functions of which can be dynamically reconfigured by inputting control signals, have been investigated. The characteristics of single flux quantum circuits can be easily modulated by applying currents or magnetic fields because of the high sensitivity of superconductive circuits. We investigated several design approaches for the realization of dynamically reconfigurable SFQ logic devices. We employed direct current injection to the logic gate using a non-destructive read-out flip-flop. By changing the internal state of the non-destructive read-out flip-flop, the logic function can be dynamically reconfigured. We have designed and tested a reconfigurable Josephson transmission dynamically line (JTL)/delay flip-flop (DFF) circuit. The measured dc bias margin was 72.5-107.2%. Furthermore, we have demonstrated the operation of a variable bit-length shift register, composed of the dynamically reconfigurable JTL/DFF circuits. The investigated design approach can be applied to more sophisticated dynamically reconfigurable single flux quantum logic gates.

*Index Terms*—Single flux quantum circuit, Reconfigurable logic device, Josephson junction

# I. INTRODUCTION

**R**ECONFIGURABLE logic devices, the logic functions of which can be changed after circuit implementation, are extremely useful for practical applications. Reconfigurable logic devices implemented using semiconductor circuit technologies such as field-programmable gate arrays (FPGAs) are widely used.

Reconfigurable logic devices have also been proposed and implemented in the field of superconductive digital electronics, particularly, in single flux quantum (SFQ) [1]. SFQ technology is suitable for implementing reconfigurable logic devices because an SFQ circuit consists of connected superconductive loops containing Josephson junctions (SQUIDs) that are very sensitive to magnetic fields and currents. In [2,3], superconductive FPGAs were implemented by applying dc control currents to the circuit from external equipments. Superconductive reconfigurable logic devices can also be implemented by using flux quanta trapped by a superconductive phase shifter [4].

However, both these techniques use dc magnetic field programming superconductive circuits, and thus, are not suitable for high-speed circuit operation. Further, the proposed on-chip dc current generator produces large power dissipation [3].

In this study, we investigated dynamically reconfigurable SFQ logic devices, the logic functions of which can be reconfigured by applying control signals. The implementation method for the dynamically reconfigurable SFQ logic devices and the test results are described.

## II. DYNAMICALLY RECONFIGURABLE SUPERCONDUCTIVE LOGIC DEVICES

First, we investigated the implementation of the method to build dynamically reconfigurable superconductive logic devices by designing a dynamically reconfigurable Josephson transmission line (JTL)/delay flip-flop (DFF) circuit. In the dynamically reconfigurable JTL/DFF circuit, the circuit operation of the signal propagation (JTL) and the latching function (DFF) can be reconfigured by inputting control signals. The dynamically reconfigurable JTL/DFF circuit is useful in a control circuit for pipelined SFQ processors designed on the basis of one-hot encoding [5]. The states of the processor can be efficiently skipped to process the exceptions by using the dynamically reconfigurable JTL/DFF circuits.

We have investigated two methods to implement the dynamically reconfigurable JTL/DFF circuit. Fig. 1 shows the circuit schematics of the two implementations. In the circuit illustrated in Fig. 1(a), the inductance of a storage loop in the DFF,  $L_1$ , is magnetically coupled to the inductance  $L_3$ . In the initial state, where no control signals are input, the circuit behaves as a conventional DFF. The datum, which is input from the "din" port, is stored in the storage loop composed of  $J_1$ ,  $L_1$ , and  $J_2$ . The stored datum is released by inputting the clock (clk) signal. When no datum is stored in the storage loop, the clock input is cancelled by the switching event of the escape junction  $J_4$ .

However, once a control signal "set\_to\_jtl" is input and stored in a superconductive loop containing  $J_5$ ,  $L_3$ , and  $J_6$ , the magnetic field is applied to the storage loop of the DFF via the mutual inductance between  $L_1$  and  $L_3$ . The current flowing in the Josephson junction  $J_2$  is increased by the applied magnetic

Manuscript received 3 August 2010.

Y. Yamanashi is with Interdisciplinary Research Center, Yokohama National University, Yokohama 240-8501, Japan (corresponding author e-mail: yamanasi@ynu.ac.jp).

I. Okawa and N. Yoshikawa are with Department of Electrical and Computer Engineering, Yokohama National University, Yokohama 240-8501, Japan.



Fig. 1. Circuit schematic of two types of dynamically reconfigurable JTL/DFF circuits. The parts indicated by dashed lines are conventional delay flip-flop (DFF) circuits. In circuit (a),  $J_1 = 234 \ \mu A$ ,  $J_2 = 169 \ \mu A$ ,  $J_3 = 216 \ \mu A$ ,  $J_4 = 163 \ \mu A$ ,  $J_5 = J_6 = 234 \ \mu A$ ,  $L_1 = 7.9 \ pH$ ,  $L_2 = 3.3 \ pH$ ,  $L_3 = 10.0 \ pH$ , k = 0.4, Ib<sub>1</sub> = 117 \ \mu A, Ib<sub>2</sub> = 157 \ \mu A, and Ib<sub>3</sub> = Ib<sub>4</sub> = 100 \ \mu A. In circuit (b),  $J_1 = 203 \ \mu A$ ,  $J_2 = 132 \ \mu A$ ,  $J_3 = 100 \ \mu A$ ,  $J_4 = 272 \ \mu A$ ,  $J_5 = 225 \ \mu A$ ,  $J_6 = 169 \ \mu A \ L_1 = 0.87 \ pH$ ,  $L_2 = 3.0 \ pH$ ,  $L_3 = 0.45 \ pH$ , Ib<sub>1</sub> = 109 \ \mu A, and Ib<sub>2</sub> = 104 \ \mu A. The other parameters are the same as in circuit (a).

field. In this state, the data input from the "din" port is not stored in the storage loop and directly output to the "dout" port because the current flowing in the Josephson junction  $J_2$  is increased by the magnetic fields and exceeds the critical current by the "din" input. Therefore, the circuit acts as a JTL. In this operating mood, the input datum from the "clk" port causes the switching of  $J_4$ , and the clock inputs are cancelled.

The circuit returns to the DFF-mode by applying the "set\_to\_dff" input that cancels the stored flux quantum in the loop containing  $L_3$ . Therefore, we can dynamically reconfigure the circuit operation of the DFF-mode and the JTL-mode by inputting the control signals "set\_to\_dff" and "set\_to\_jtl," respectively.

The second investigated circuit is shown in Fig. 1 (b). In this ci The second investigated circuit is shown in Fig. 1(b). In this

circuit, a nondestructive read-out flip-flop that stores the control signal in the loop composed of J<sub>2</sub>, L<sub>1</sub>, J<sub>3</sub>, and L<sub>3</sub> is attached to the conventional DFF circuit. The operation principle is similar to that of the circuit shown in Fig. 1(a). A flux quantum input from the "set to jtl" port is stored in the superconductive loop composed of J2, L1, J3, and L3. The circulating current induced by the stored flux quantum increases the current flowing in the Josephson junction  $J_6$  and changes the circuit operation mode to JTL mode. In the JTL mode operation, the datum input from the "din" port is directly output to the "dout" port because the bias current flowing in J<sub>6</sub> is increased by the circulating current and  $J_6$  switches by the "din" input. After the switching event of J<sub>6</sub>, the flux quantum stored in the superconductive loop composed of  $J_2$ ,  $L_1$ ,  $J_3$ , and  $L_3$  remains because the  $J_3$  switch and the nondestructive read-out is performed. The stored flux quantum in the loop composed of J<sub>2</sub>, L<sub>1</sub>, J<sub>3</sub>, and L<sub>3</sub> is released by the "set\_to\_dff" input, and the operation mode returns to the DFF mode.

We have compared the circuit performances of two dynamically reconfigurable JTL/DFF circuits on the basis of circuit simulation. Although the circuit illustrated in Fig. 1(a) is simple and can be implemented by a small number of



Fig. 2. Measured waveform of the dynamically reconfigurable JTL/DFF circuit. Upper three waveforms are the input sequences, and SFQ signals are input at each rising edge. The lowest waveform is output from the circuits, and each transition expresses the output of SFQ signals. Though "set\_to\_dff" input is not shown in this figure, it is input at the beginning of the input sequence.



Fig. 3. Comparison of simulated and measured dc bias margins of the dynamically reconfigurable JTL/DFF circuit. In the regions labeled "DFF-operation" and "JTL-operation," the circuit behaves as DFF and JTL in both states. The dc bias is normalized by the designed value, 2.5 mV.



Fig. 4. Equivalent circuit of the dynamically reconfigurable AND/OR gate.  $J_1 = J_2 = 154 \ \mu$ A,  $J_3 = 167 \ \mu$ A,  $L_1 = L_2 = 2.6 \ p$ H. Only circuit parameters of the main part are shown. The circuit parameters of non-destructive read-out flip-flop are the same as in the caption of Fig. 1.



Fig. 5. Simulation result of the dynamically reconfigurable AND/OR gate.

Josephson junctions, the operating margin is small compared to that of the circuit illustrated in Fig. 1(b). In order to obtain an operating margin of larger than  $\pm 20\%$ , a large magnetic coupling factor (of more than 0.8) is required according to the circuit simulation if we employ the circuit illustrated in Fig. 1(a). It is very difficult to design such a strong magnetic coupling, and therefore, we selected the circuit illustrated in Fig. 1(b) for implementing the dynamically reconfigurable JTL/DFF circuit.

We designed and tested the dynamically reconfigurable JTL/DFF circuit using the ISTEC 2.5 kA/cm<sup>2</sup> Nb standard 2 process [6]. Further, we determined the correct operation of the dynamically reconfigurable JTL/DFF circuit, as illustrated in Fig. 2. The measured dc bias margin was 72–107%. Fig. 3 shows a comparison of the simulated and measured dc bias margins. If the bias voltage is high and the current flowing in the Josephson junction located at the output part of the DFF is increased, the input signal is not stored and is directly output,

even if the "set\_to\_dff" signal has been input. When the bias voltage is low enough, the circuit operates as JTL. The measurement result shows very reasonable characteristics.

The implementation method discussed above can be applied to implement sophisticated logic gates such as the dynamically reconfigurable AND/OR and NAND/NOR gates. Fig. 4 shows an equivalent circuit of the dynamically reconfigurable AND/OR logic gate. A nondestructive read-out flip-flop is attached to the Josephson junction of the dynamic AND circuit. The dynamic AND circuit outputs when 2 input signals are simultaneously input [7]. The input signals "A" and "B" are stored in the DFFs. Stored "A" and "B" signals are simultaneously input to the dynamic AND. When both the signals are "1," the dynamic AND outputs the datum. Therefore, the whole circuit acts as a clocked AND gate. When the "set\_to\_or" signal is input, the current flowing in J<sub>3</sub> increases and J<sub>3</sub> switches when only one datum is input. In this state, the whole circuit acts as an OR gate. Therefore, we can reconfigure the circuit functions of the AND gate and the OR gate by inputting the "set\_to\_and" and the "set\_to\_or" signals, respectively. Fig. 5 shows a simulated waveform of the dynamically reconfigurable AND/OR gate. The simulated dc bias margin is 89-127%.



Fig. 6. Measured waveforms of variable bit-length shift register: (a) the operation of 1-bit shift and (b) 3-bit shift. Input data are output after (a) inputting 1 clock and (b) 3 clocks, respectively.

#### III. VARIABLE BIT-LENGTH SHIFT REGISTER

We implemented and tested a variable-bit-length shift register, the bit-length of which can be reconfigured from 0-bit to 4-bit, using the dynamically reconfigurable JTL/DFF circuits. The variable-bit-length shift register is composed of four dynamically reconfigurable JTL/DFF circuits. The datum input to the shift register is latched when the dynamically reconfigurable JTL/DFF circuit is set to the DFF-mode. Therefore, we can arbitrarily change the bit-length of the shift register by changing the number of JTL/DFF circuits set to the DFF-mode. The variable bit-length shift register can have various applications such as a bit shifter for a floating-point adder and multiplier [8,9].

Fig. 6 shows the measurement results of the variable bit-length shift register. Measured waveforms of the 1-bit mode and the 3-bit mode operations are shown in Fig. 6. We confirmed that the circuit operates as a variable digital delay (variable-length shift register) by changing the input control signals. The measured dc-bias margin was 71–91% for the 1- to 4-bit-length shift register operation and 71–123% for the JTL mode operation. Although the measured dc bias margin was small, these characteristics can be explained by the characteristics of the dynamically reconfigurable JTL/DFF circuit, as shown in Fig. 3. The experimental data on the shift register is in good agreement with the individual cell analysis shown in Fig. 3.

### IV. CONCLUSION

We have investigated an implementation method for dynamically reconfigurable superconductive logic devices. The logic function could be dynamically reconfigured by modulating the circuit characteristic using the stored flux quantum in a nondestructive read-out flip-flop. Further, we have designed and tested the dynamically reconfigurable JTL/DFF circuit using the ISTEC 2.5 kA/cm<sup>2</sup> Nb standard 2 process and confirmed the correct operation. We have also demonstrated the correct operation of the variable bit-length shift register consisting of dynamically reconfigurable JTL/DFF circuits. This method can be applied to logic gates with more complex functionality, such as AND/OR and NAND/NOR gates.

## ACKNOWLEDGMENTS

This project is supported by "Promotion of Environmental Improvement for Independence of Young Researchers" under the Special Coordination Funds for Promoting Science and Technology from the Ministry of Education, Culture, Sports, Science and Technology (MEXT) of Japan. The National Institute of Advanced Industrial Science and Technology partially contributed to the circuit fabrication.

# REFERENCES

- K. K. Likharev and V. K. Semenov, "RSFQ logic/memory family: A new Josephson-junction technology for sub-terahertz-clock-frequency digital systems," *IEEE Trans. Appl. Supercond.*, vol. 1, pp. 3–28, Mar. 1991.
- [2] C. J. Fourie and W. J. Perold, "An RSFQ DC-resettable latch for building memory and reprogrammable circuits," *IEEE Trans. Appl. Superconduct.*, vol. 15, no. 2, pp. 348–351, Jun. 2005.
- [3] C. J. Fourie and H. Van Heerden, "An RSFQ Superconductive Programmable Gate Array," *IEEE Trans. Appl. Supercond.*, vol. 17, no. 2, pp.538-541, Jun. 2007.
- [4] D. Balashov, B. Dimov, M. Khabipov, T. Ortlepp, D. Hagedorn, A. B. Zorin, F.-I. Buchholz, F. H. Uhlmann, and J. Niemeyer, "Passive Phase Shifter for Superconducting Josephson Circuits," *IEEE Trans. Appl. Supercond.*, vol. 17, no. 2, Jun. 2007.
- [5] Y. Yamanashi, A. Akimoto, N. Yoshikawa, M. Tanaka, T. Kawamoto, Y. Kamiya, A. Fujimaki, H. Terai and S. Yorozu, "A new design approach for control circuits of pipelined single-flux-quantum microprocessors," *Supercond. Sci. Technol.*, vol. 19, pp. S340-S343, Mar. 2006.
- [6] S. Nagasawa, Y. Hashimoto, H. Numata, and S. Tahara, "A 380 ps, 9.5 mW Josephson 4-Kbit RAM operated at a high bit yield," *IEEE Trans. Appl. Supercond.*, vol. 5, pp. 2447–2452, Jun. 1995.
- [7] S. B. Kaplan, A. F. Kirichenko, O. A. Mukhanov and S. Sarwana, "A Prescaler Circuit for a Superconductive Time-to-Digital Converter," *IEEE Trans. Appl. Supercond.*, vol. 11, pp. 513-516, Mar. 2001.
- [8] H. Park, Y. Yamanashi, K. Taketomi, N. Yoshikawa, M. Tanaka, K. Obata, Y. Ito, A. Fujimaki, N. Takagi, K. Takagi, and S. Nagasawa, "Design and Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating-Point Adders," *IEEE Trans. Appl. Supercond.*, vol. 19, pp. 634-639, Jun. 2009.
- [9] H. Hara, K. Obata, H. Park, Y. Yamanashi, K. Taketomi, N. Yoshikawa, M. Tanaka, A. Fujimaki, N. Takagi, K. Takagi and S. Nagasawa, "Design, Implementation and On-Chip High-Speed Test of SFQ Half-Precision Floating Point Multiplier," *IEEE Trans. Appl. Supercond.*, vol. 19, pp. 657-660, Jun. 2009.